-- Company: Integrated Device Technology, Inc. -- Title: PowerSpan II Single PCI 484 HSBGA BSDL -- BSDL Version 1994 -- File No.: 35A101C_BS001_04 -- Security level: Public Release status: Formal Issue -- Group ownership: DFT Revision Date: Oct.3, 2002 -- Generated by : Ken Pham -- Released by : Ken Pham -- Revision History: -- Revision history: -- status rev no date Group Description -- ------- ------ ---------- --------- ------------ -- formal 01 Oct.2/01 DFT Dept Initial (1.0) -- formal 02 Apr.16/02 DFT Dept update signal names (1.1) -- formal 03 Oct.3/02 Apps Add comment (1.2) -- formal 04 Sep.9/09 Apps Updated with IDT formatting -- HP BSDL Syntax Checker -> Pass -- Important Note before begin interconnect test: -- The PO_RST signal is an input pin only during normal operation of the -- device. This pin is defined as inout (bi-directional) in this BSDL file -- below. Some automatic JTAG pattern generation toolsets will drive -- the PO_RST net logic low as a part of boundary scan to fully test -- interconnectivity. In most applications the power-on reset (PO_RST net) -- is shared by multiple devices. Please ensure that the JTAG behavior -- of other component(s) on the same PO_RST net will not be influenced -- by the assertion of PO_RST. If you do experience problems, -- please constrain the pattern generator to keep PO_RST net high -- during the boundary scan test. entity pspan is generic (PHYSICAL_PIN_MAP : string := "PBGA_484_23_SINGLE_PCI"); port ( -- Port List TDI : in bit; PB_A : inout bit_vector( 0 to 31 ); ES : inout bit; PB_RST_DIR : inout bit; PB_BR2_b : inout bit; PB_DBG3_b : inout bit; PB_TT : inout bit_vector( 0 to 4 ); PB_BR3_b : inout bit; INT_b : inout bit_vector( 0 to 5 ); PB_TS_b : inout bit; HEALTHY_b : inout bit; PB_TBST_b : inout bit; PB_AACK_b : inout bit; PB_TSIZ : inout bit_vector( 0 to 3 ); PB_ARTRY_b : inout bit; PB_BG1_b : inout bit; I2C_SCLK : inout bit; PB_AP : inout bit_vector( 0 to 3 ); PB_DVAL_b : inout bit; PB_TEA_b : inout bit; PB_TA_b : inout bit; PB_D : inout bit_vector( 0 to 63 ); LED_b : inout bit; I2C_SDA : inout bit; PB_BG3_b : inout bit; TRST_b : in bit; PB_BG2_b : inout bit; PB_CLK : inout bit; PB_TEST1 : linkage bit; PB_TEST2 : linkage bit; PB_DBB_b : inout bit; PB_ABB_b : inout bit; PB_FAST : inout bit; PB_RSTCONF_b : inout bit; PO_RST_b : inout bit; PB_RST_b : inout bit; PB_DP : inout bit_vector( 0 to 7 ); PCI_GNT_b : inout bit_vector( 5 to 7 ); P1_AD : inout bit_vector( 0 to 63 ); PCI_REQ_b : inout bit_vector( 5 to 7 ); P1_RST_b : inout bit; P1_CBE : inout bit_vector( 0 to 7 ); P1_IRDY_b : inout bit; P1_FRAME_b : inout bit; P1_PERR_b : inout bit; P1_STOP_b : inout bit; P1_DEVSEL_b : inout bit; P1_TRDY_b : inout bit; P1_INTA_b : inout bit; P1_PAR : inout bit; P1_GNT_b : inout bit_vector( 1 to 4 ); --P1_GNT_b : inout bit_vector( 2 to 4 ); --P1_GNT1_b : inout bit; P1_REQ_b : inout bit_vector( 1 to 4 ); --P1_REQ_b : inout bit_vector( 2 to 4 ); --P1_REQ1_b : inout bit; P1_64EN_b : inout bit; P1_CLK : inout bit; P1_ACK64_b : inout bit; P1_REQ64_b : inout bit; P2_TEST1 : linkage bit; P1_TEST1 : linkage bit; P1_TEST2 : linkage bit; ENUM_b : inout bit; P1_PAR64 : inout bit; P1_IDSEL : inout bit; P1_M66EN : inout bit; P1_SERR_b : inout bit; PB_CI_b : inout bit; PB_DBG1_b : inout bit; P1_RST_DIR : inout bit; PB_GBL_b : inout bit; PB_BR1_b : inout bit; TMS : in bit; PB_DBG2_b : inout bit; TCK : in bit; TDO : out bit; TE : in bit; PB_VDDA : linkage bit ; PB_AVSS : linkage bit ; PB_DVDD : linkage bit ; PB_DVSS : linkage bit ; VDD25 : linkage bit_vector ( 1 to 51 ); VDD33 : linkage bit_vector ( 1 to 43 ); VSS : linkage bit_vector ( 1 to 35 ); VSS_IO : linkage bit_vector ( 1 to 77 ); P1_AVSS : linkage bit ; P1_DVDD : linkage bit ; P1_DVSS : linkage bit ; P1_VDDA : linkage bit ); use STD_1149_1_1994.all; use LVS_BSCAN_CELLS.all; attribute COMPONENT_CONFORMANCE of pspan: entity is "STD_1149_1_1993"; --Pin mappings attribute PIN_MAP of pspan: entity is PHYSICAL_PIN_MAP; constant PBGA_484_23_SINGLE_PCI: PIN_MAP_STRING := "ENUM_b : A21 , " & "ES : B2 , " & "HEALTHY_b : H3 , " & "I2C_SCLK : L1 , " & "I2C_SDA : AB9 , " & "INT_b : (AA17 , " & -- INT_[0] "W6 , " & -- INT_[1] "W7 , " & -- INT_[2] "AA1 , " & -- INT_[3] "E1 , " & -- INT_[4] "V2) , " & -- INT_[5] "TCK : A6 , " & "TDI : C4 , " & "TDO : B5 , " & "TMS : A4 , " & "TRST_b : T4 , " & "LED_b : AB6 , " & "P1_64EN_b : G19 , " & "P1_ACK64_b : E22 , " & "P1_AD : (H20 , " & -- P1_AD[0] "K19 , " & -- P1_AD[1] "P19 , " & -- P1_AD[2] "K22 , " & -- P1_AD[3] "J21 , " & -- P1_AD[4] "R21 , " & -- P1_AD[5] "G20 , " & -- P1_AD[6] "K20 , " & -- P1_AD[7] "H22 , " & -- P1_AD[8] "J22 , " & -- P1_AD[9] "M19 , " & -- P1_AD[10] "M21 , " & -- P1_AD[11] "K21 , " & -- P1_AD[12] "M20 , " & -- P1_AD[13] "P22 , " & -- P1_AD[14] "N21 , " & -- P1_AD[15] "U21 , " & -- P1_AD[16] "R20 , " & -- P1_AD[17] "T20 , " & -- P1_AD[18] "T22 , " & -- P1_AD[19] "V21 , " & -- P1_AD[20] "U20 , " & -- P1_AD[21] "R19 , " & -- P1_AD[22] "Y21 , " & -- P1_AD[23] "W22 , " & -- P1_AD[24] "T19 , " & -- P1_AD[25] "W21 , " & -- P1_AD[26] "W20 , " & -- P1_AD[27] "Y22 , " & -- P1_AD[28] "AA22 , " & -- P1_AD[29] "AA21 , " & -- P1_AD[30] "AB22 , " & -- P1_AD[31] "A13 , " & -- P1_AD[32] "C11 , " & -- P1_AD[33] "A12 , " & -- P1_AD[34] "B11 , " & -- P1_AD[35] "F21 , " & -- P1_AD[36] "B12 , " & -- P1_AD[37] "F22 , " & -- P1_AD[38] "B14 , " & -- P1_AD[39] "A14 , " & -- P1_AD[40] "C12 , " & -- P1_AD[41] "E21 , " & -- P1_AD[42] "B13 , " & -- P1_AD[43] "C13 , " & -- P1_AD[44] "D12 , " & -- P1_AD[45] "E20 , " & -- P1_AD[46] "B15 , " & -- P1_AD[47] "A15 , " & -- P1_AD[48] "B16 , " & -- P1_AD[49] "C15 , " & -- P1_AD[50] "C16 , " & -- P1_AD[51] "A17 , " & -- P1_AD[52] "A16 , " & -- P1_AD[53] "D14 , " & -- P1_AD[54] "G21 , " & -- P1_AD[55] "B18 , " & -- P1_AD[56] "B17 , " & -- P1_AD[57] "A18 , " & -- P1_AD[58] "B20 , " & -- P1_AD[59] "A19 , " & -- P1_AD[60] "C19 , " & -- P1_AD[61] "F20 , " & -- P1_AD[62] "C18) , " & -- P1_AD[63] "P1_AVSS : C22 , " & "P1_CBE : (J20 , " & -- P1_CBE[0] "P20 , " & -- P1_CBE[1] "N19 , " & -- P1_CBE[2] "V20 , " & -- P1_CBE[3] "E18 , " & -- P1_CBE[4] "D18 , " & -- P1_CBE[5] "B19 , " & -- P1_CBE[6] "D17) , " & -- P1_CBE[7] "P1_CLK : D20 , " & "P1_DEVSEL_b : V19 , " & "P1_DVDD : D21 , " & "P1_DVSS : C21 , " & "P1_FRAME_b : P21 , " & "P1_GNT_b : (E19 , " & -- P1_GNT_[1] "F19 , " & -- P1_GNT_[2] "G18 , " & -- P1_GNT_[3] "M22) , " & -- P1_GNT_[4] "P1_IDSEL : D16 , " & "P1_INTA_b : L21 , " & "P1_IRDY_b : U22 , " & "P1_M66EN : D13 , " & "P1_PAR : N22 , " & "P1_PAR64 : A20 , " & "P1_PERR_b : R22 , " & "P1_REQ64_b : H21 , " & "P1_REQ_b : (F18 , " & -- P1_REQ_[1] "G22 , " & -- P1_REQ_[2] "C17 , " & -- P1_REQ_[3] "D15) , " & -- P1_REQ_[4] "P1_RST_DIR : C9 , " & "P1_RST_b : AB21 , " & "P1_SERR_b : C14 , " & "P1_STOP_b : T21 , " & "P1_TEST1 : V22 , " & "P1_TEST2 : L20 , " & "P1_TRDY_b : Y20 , " & "P1_VDDA : B22 , " & "P2_TEST1 : Y15 , " & "PB_AACK_b : K4 , " & "PB_ABB_b : AA8 , " & "PB_AP : (M3 , " & -- PB_AP[0] "L2 , " & -- PB_AP[1] "K1 , " & -- PB_AP[2] "K2) , " & -- PB_AP[3] "PB_ARTRY_b : J3 , " & "PB_AVSS : AA3 , " & "PB_A : (F1 , " & -- PB_A[0] "E2 , " & -- PB_A[1] "D1 , " & -- PB_A[2] "G4 , " & -- PB_A[3] "F3 , " & -- PB_A[4] "E3 , " & -- PB_A[5] "A1 , " & -- PB_A[6] "E4 , " & -- PB_A[7] "D2 , " & -- PB_A[8] "F4 , " & -- PB_A[9] "D5 , " & -- PB_A[10] "C1 , " & -- PB_A[11] "B4 , " & -- PB_A[12] "A2 , " & -- PB_A[13] "B3 , " & -- PB_A[14] "C5 , " & -- PB_A[15] "C6 , " & -- PB_A[16] "D6 , " & -- PB_A[17] "C7 , " & -- PB_A[18] "D7 , " & -- PB_A[19] "A5 , " & -- PB_A[20] "B7 , " & -- PB_A[21] "B6 , " & -- PB_A[22] "D8 , " & -- PB_A[23] "A7 , " & -- PB_A[24] "C8 , " & -- PB_A[25] "D9 , " & -- PB_A[26] "A9 , " & -- PB_A[27] "B8 , " & -- PB_A[28] "D10 , " & -- PB_A[29] "A8 , " & -- PB_A[30] "B9) , " & -- PB_A[31] "PB_BG1_b : J4 , " & "PB_BG2_b : W5 , " & "PB_BG3_b : R2 , " & "PB_BR1_b : B10 , " & "PB_BR2_b : C2 , " & "PB_BR3_b : G3 , " & "PB_CI_b : D22 , " & "PB_CLK : AA4 , " & "PB_DBB_b : AB5 , " & "PB_DBG1_b : C10 , " & "PB_DBG2_b : A10 , " & "PB_DBG3_b : D3 , " & "PB_DP : (Y18 , " & -- PB_DP[0] "Y19 , " & -- PB_DP[1] "W15 , " & -- PB_DP[2] "Y17 , " & -- PB_DP[3] "AA18 , " & -- PB_DP[4] "AA19 , " & -- PB_DP[5] "AB18 , " & -- PB_DP[6] "AB17) , " & -- PB_DP[7] "PB_DVAL_b : AA7 , " & "PB_DVDD : AB3 , " & "PB_DVSS : Y4 , " & "PB_D : (AB20 , " & -- PB_D[0] "Y14 , " & -- PB_D[1] "AA11 , " & -- PB_D[2] "Y6 , " & -- PB_D[3] "AB19 , " & -- PB_D[4] "V1 , " & -- PB_D[5] "N2 , " & -- PB_D[6] "N1 , " & -- PB_D[7] "W17 , " & -- PB_D[8] "AB14 , " & -- PB_D[9] "Y10 , " & -- PB_D[10] "Y7 , " & -- PB_D[11] "Y1 , " & -- PB_D[12] "W3 , " & -- PB_D[13] "AA6 , " & -- PB_D[14] "AB7 , " & -- PB_D[15] "Y16 , " & -- PB_D[16] "AA14 , " & -- PB_D[17] "W11 , " & -- PB_D[18] "AB8 , " & -- PB_D[19] "U1 , " & -- PB_D[20] "T2 , " & -- PB_D[21] "N3 , " & -- PB_D[22] "P4 , " & -- PB_D[23] "AB16 , " & -- PB_D[24] "AB13 , " & -- PB_D[25] "AB10 , " & -- PB_D[26] "Y9 , " & -- PB_D[27] "Y2 , " & -- PB_D[28] "R3 , " & -- PB_D[29] "P1 , " & -- PB_D[30] "Y5 , " & -- PB_D[31] "AA20 , " & -- PB_D[32] "AB12 , " & -- PB_D[33] "AA10 , " & -- PB_D[34] "V6 , " & -- PB_D[35] "U3 , " & -- PB_D[36] "V4 , " & -- PB_D[37] "AA5 , " & -- PB_D[38] "AB4 , " & -- PB_D[39] "AA16 , " & -- PB_D[40] "Y12 , " & -- PB_D[41] "W9 , " & -- PB_D[42] "U4 , " & -- PB_D[43] "V3 , " & -- PB_D[44] "U2 , " & -- PB_D[45] "N4 , " & -- PB_D[46] "M1 , " & -- PB_D[47] "W13 , " & -- PB_D[48] "AA12 , " & -- PB_D[49] "AA9 , " & -- PB_D[50] "Y8 , " & -- PB_D[51] "T3 , " & -- PB_D[52] "W2 , " & -- PB_D[53] "P3 , " & -- PB_D[54] "P2 , " & -- PB_D[55] "W14 , " & -- PB_D[56] "AB11 , " & -- PB_D[57] "Y11 , " & -- PB_D[58] "W10 , " & -- PB_D[59] "W1 , " & -- PB_D[60] "W8 , " & -- PB_D[61] "R1 , " & -- PB_D[62] "W16) , " & -- PB_D[63] "PB_FAST : AB15 , " & "PB_GBL_b : A11 , " & "PB_RSTCONF_b : Y13 , " & "PB_RST_DIR : B1 , " & "PB_RST_b : AA15 , " & "PB_TA_b : M2 , " & "PB_TBST_b : J2 , " & "PB_TEA_b : V5 , " & "PB_TEST1 : R4 , " & "PB_TEST2 : T1 , " & "PB_TSIZ : (K3 , " & -- PB_TSIZ[0] "L3 , " & -- PB_TSIZ[1] "J1 , " & -- PB_TSIZ[2] "H2) , " & -- PB_TSIZ[3] "PB_TS_b : L4 , " & "PB_TT : (G2 , " & -- PB_TT[0] "G1 , " & -- PB_TT[1] "F2 , " & -- PB_TT[2] "H4 , " & -- PB_TT[3] "H1) , " & -- PB_TT[4] "PB_VDDA : AB2 , " & "PCI_GNT_b : (L22 , " & -- PCI_GNT_[5] "N20 , " & -- PCI_GNT_[6] "W18) , " & -- PCI_GNT_[7] "PCI_REQ_b : (H19 , " & -- PCI_REQ_[5] "J19 , " & -- PCI_REQ_[6] "U19) , " & -- PCI_REQ_[7] "PO_RST_b : AA13 , " & "TE : A3 , " & "VDD25 : (D11, E10, E11, E12, E13, E14, E15, E16, E17, E6, " & "E7, E8, E9, F5, G5, H18, H5, J18, J5, K18, " & "K5, L18, L19, L5, M18, M4, M5, N18, N5, P18 , " & "P5, R18, R5, T18, T5, U18, U5, V10, V11, V12 , " & "V13, V14, V15, V16, V17, V18, V7, V8, V9, W12 , " & "W19) , " & "VDD33 : (F10, F11, F12, F13, F14, F15, F16, F17, F7, F8 , " & "F9, G17, G6, H17, H6, J17, J6, K17, K6, L17 , " & "L6, M17, M6, N17, N6, P17, P6, R17, R6, T17 , " & "T6, U10, U11, U12, U13, U14, U15, U16, U17, U6 , " & "U7, U8, U9) , " & "VSS : (G10, G11, G12, G13, G14, G15, G16, G8, G9, H16 , " & "H7, J16, J7, K16, K7, L16, L7, M16, M7, N16 , " & "N7, P16, P7, R16, R7, T10, T11, T12, T13, T14 , " & "T15, T16, T7, T8, T9) , " & "VSS_IO : (A22, AA2, AB1, B21, C20, C3, D19, D4, E5, F6 , " & "G7, H10, H11, H12, H13, H14, H15, H8, H9, J10 , " & "J11, J12, J13, J14, J15, J8, J9, K10, K11, K12 , " & "K13, K14, K15, K8, K9, L10, L11, L12, L13, L14 , " & "L15, L8, L9, M10, M11, M12, M13, M14, M15, M8 , " & "M9, N10, N11, N12, N13, N14, N15, N8, N9, P10 , " & "P11, P12, P13, P14, P15, P8, P9, R10, R11, R12 , " & "R13, R14, R15, R8, R9, W4, Y3) " ; attribute TAP_SCAN_RESET of TRST_b: signal is true; attribute TAP_SCAN_IN of TDI : signal is true; attribute TAP_SCAN_MODE of TMS : signal is true; attribute TAP_SCAN_OUT of TDO : signal is true; attribute TAP_SCAN_CLOCK of TCK : signal is (1.0e+07, BOTH); attribute COMPLIANCE_PATTERNS of pspan : entity is "(TE) (0)"; attribute INSTRUCTION_LENGTH of pspan: entity is 29; attribute INSTRUCTION_OPCODE of pspan: entity is "IDCODE (11111111111111111111111111110)," & "BYPASS (11111111111111111111111111111)," & "EXTEST (00000000000000000000000000000, " & "11111111111111111111111101000)," & "SAMPLE (11111111111111111111111111000)," & "HIGHZ (11111111111111111111111001111)," & "CLAMP (11111111111111111111111101111) " ; attribute INSTRUCTION_CAPTURE of pspan: entity is "xxxxxxxxxxxxxxxxxxxxxxxxxxx01"; attribute IDCODE_REGISTER of pspan: entity is "0001" & -- version "1000001001100001" & -- part number "00010110011" & -- manufacturer's identity "1"; -- required by 1149.1 attribute REGISTER_ACCESS of pspan: entity is "BYPASS (HIGHZ, CLAMP) " ; --Boundary scan definition attribute BOUNDARY_LENGTH of pspan: entity is 336; attribute BOUNDARY_REGISTER of pspan: entity is -- num cell port function safe [ccell disval rslt] " 335 (BC_2 , * , control , 0 ) ,"& " 334 (BC_2 , * , control , 0 ) ,"& " 333 (LV_BC_7, PB_A(10) , bidir , X, 334, 0 , Z ),"& " 332 (LV_BC_7, PB_A(11) , bidir , X, 334, 0 , Z ),"& " 331 (LV_BC_7, PB_A(9) , bidir , X, 334, 0 , Z ),"& " 330 (BC_2 , * , control , 0 ) ,"& " 329 (LV_BC_7, ES , bidir , X, 330, 0 , Z ),"& " 328 (LV_BC_7, PB_A(7) , bidir , X, 334, 0 , Z ),"& " 327 (LV_BC_7, PB_A(3) , bidir , X, 335, 0 , Z ),"& " 326 (LV_BC_7, PB_A(6) , bidir , X, 335, 0 , Z ),"& " 325 (LV_BC_7, PB_RST_DIR , bidir , X, 330, 0 , Z ),"& " 324 (LV_BC_7, PB_A(8) , bidir , X, 335, 0 , Z ),"& " 323 (LV_BC_7, PB_A(2) , bidir , X, 335, 0 , Z ),"& " 322 (LV_BC_7, PB_A(5) , bidir , X, 335, 0 , Z ),"& " 321 (LV_BC_7, PB_BR2_b , bidir , X, 330, 0 , Z ),"& " 320 (BC_2 , * , control , 0 ) ,"& " 319 (LV_BC_7, PB_DBG3_b , bidir , X, 320, 0 , Z ),"& " 318 (BC_2 , * , control , 0 ) ,"& " 317 (LV_BC_7, PB_TT(3) , bidir , X, 318, 0 , Z ),"& " 316 (LV_BC_7, PB_A(4) , bidir , X, 335, 0 , Z ),"& " 315 (LV_BC_7, PB_TT(0) , bidir , X, 318, 0 , Z ),"& " 314 (LV_BC_7, PB_A(1) , bidir , X, 335, 0 , Z ),"& " 313 (LV_BC_7, PB_A(0) , bidir , X, 335, 0 , Z ),"& " 312 (LV_BC_7, PB_BR3_b , bidir , X, 330, 0 , Z ),"& " 311 (LV_BC_7, PB_TT(2) , bidir , X, 318, 0 , Z ),"& " 310 (BC_2 , * , control , 0 ) ,"& " 309 (LV_BC_7, INT_b(4) , bidir , X, 310, 0 , Z ),"& " 308 (BC_2 , * , control , 0 ) ,"& " 307 (LV_BC_7, PB_TS_b , bidir , X, 308, 0 , Z ),"& " 306 (LV_BC_7, HEALTHY_b , bidir , X, 330, 0 , Z ),"& " 305 (LV_BC_7, PB_TT(1) , bidir , X, 318, 0 , Z ),"& " 304 (BC_2 , * , control , 0 ) ,"& " 303 (LV_BC_7, PB_TBST_b , bidir , X, 304, 0 , Z ),"& " 302 (LV_BC_7, PB_TT(4) , bidir , X, 318, 0 , Z ),"& " 301 (BC_2 , * , control , 0 ) ,"& " 300 (LV_BC_7, PB_AACK_b , bidir , X, 301, 0 , Z ),"& " 299 (BC_2 , * , control , 0 ) ,"& " 298 (LV_BC_7, PB_TSIZ(3) , bidir , X, 299, 0 , Z ),"& " 297 (BC_2 , * , control , 0 ) ,"& " 296 (LV_BC_7, PB_ARTRY_b , bidir , X, 297, 0 , Z ),"& " 295 (BC_2 , * , control , 0 ) ,"& " 294 (LV_BC_7, PB_BG1_b , bidir , X, 295, 0 , Z ),"& " 293 (LV_BC_7, PB_TSIZ(2) , bidir , X, 299, 0 , Z ),"& " 292 (BC_2 , * , control , 0 ) ,"& " 291 (LV_BC_7, I2C_SCLK , bidir , X, 292, 0 , Z ),"& " 290 (LV_BC_7, PB_TSIZ(1) , bidir , X, 299, 0 , Z ),"& " 289 (LV_BC_7, PB_TSIZ(0) , bidir , X, 299, 0 , Z ),"& " 288 (BC_2 , * , control , 0 ) ,"& " 287 (LV_BC_7, PB_AP(3) , bidir , X, 288, 0 , Z ),"& " 286 (LV_BC_7, PB_AP(2) , bidir , X, 288, 0 , Z ),"& " 285 (LV_BC_7, PB_AP(1) , bidir , X, 288, 0 , Z ),"& " 284 (BC_2 , * , control , 0 ) ,"& " 283 (LV_BC_7, PB_DVAL_b , bidir , X, 284, 0 , Z ),"& " 282 (BC_2 , * , control , 0 ) ,"& " 281 (LV_BC_7, PB_TEA_b , bidir , X, 282, 0 , Z ),"& " 280 (BC_2 , * , control , 0 ) ,"& " 279 (LV_BC_7, PB_TA_b , bidir , X, 280, 0 , Z ),"& " 278 (BC_2 , * , control , 0 ) ,"& " 277 (BC_2 , * , control , 0 ) ,"& " 276 (LV_BC_7, PB_D(15) , bidir , X, 225, 0 , Z ),"& " 275 (LV_BC_7, PB_D(30) , bidir , X, 277, 0 , Z ),"& " 274 (BC_2 , * , control , 0 ) ,"& " 273 (LV_BC_7, LED_b , bidir , X, 274, 0 , Z ),"& " 272 (LV_BC_7, PB_D(7) , bidir , X, 277, 0 , Z ),"& " 271 (LV_BC_7, PB_D(22) , bidir , X, 277, 0 , Z ),"& " 270 (LV_BC_7, PB_D(55) , bidir , X, 277, 0 , Z ),"& " 269 (LV_BC_7, PB_D(6) , bidir , X, 277, 0 , Z ),"& " 268 (LV_BC_7, PB_D(31) , bidir , X, 246, 0 , Z ),"& " 267 (LV_BC_7, PB_D(62) , bidir , X, 278, 0 , Z ),"& " 266 (BC_2 , * , control , 0 ) ,"& " 265 (LV_BC_7, I2C_SDA , bidir , X, 266, 0 , Z ),"& " 264 (LV_BC_7, PB_D(21) , bidir , X, 278, 0 , Z ),"& " 263 (LV_BC_7, PB_D(38) , bidir , X, 246, 0 , Z ),"& " 262 (LV_BC_7, PB_AP(0) , bidir , X, 288, 0 , Z ),"& " 261 (LV_BC_7, PB_D(54) , bidir , X, 277, 0 , Z ),"& " 260 (BC_2 , * , control , 0 ) ,"& " 259 (BC_2 , * , control , 0 ) ,"& " 258 (LV_BC_7, PB_D(37) , bidir , X, 260, 0 , Z ),"& " 257 (LV_BC_7, PB_D(39) , bidir , X, 246, 0 , Z ),"& " 256 (LV_BC_7, PB_D(14) , bidir , X, 246, 0 , Z ),"& " 255 (LV_BC_7, PB_D(47) , bidir , X, 277, 0 , Z ),"& " 254 (LV_BC_7, PB_D(5) , bidir , X, 278, 0 , Z ),"& " 253 (LV_BC_7, PB_D(61) , bidir , X, 246, 0 , Z ),"& " 252 (LV_BC_7, PB_D(23) , bidir , X, 277, 0 , Z ),"& " 251 (LV_BC_7, PB_D(29) , bidir , X, 278, 0 , Z ),"& " 250 (LV_BC_7, PB_BG3_b , bidir , X, 295, 0 , Z ),"& " 249 (LV_BC_7, PB_D(46) , bidir , X, 278, 0 , Z ),"& " 248 (LV_BC_7, PB_D(60) , bidir , X, 259, 0 , Z ),"& " 247 (LV_BC_7, PB_D(53) , bidir , X, 259, 0 , Z ),"& " 246 (BC_2 , * , control , 0 ),"& " 245 (LV_BC_7, PB_D(20) , bidir , X, 278, 0 , Z ),"& " 244 (LV_BC_7, PB_D(52) , bidir , X, 278, 0 , Z ),"& " 243 (LV_BC_7, PB_D(45) , bidir , X, 278, 0 , Z ),"& " 242 (BC_2 , * , control , 0 ),"& " 241 (LV_BC_7, INT_b(5) , bidir , X, 242, 0 , Z ),"& " 240 (LV_BC_7, PB_D(36) , bidir , X, 259, 0 , Z ),"& " 239 (LV_BC_7, PB_D(13) , bidir , X, 259, 0 , Z ),"& " 238 (LV_BC_7, PB_D(44) , bidir , X, 259, 0 , Z ),"& " 237 (LV_BC_7, PB_D(28) , bidir , X, 259, 0 , Z ),"& " 236 (LV_BC_7, PB_D(12) , bidir , X, 259, 0 , Z ),"& " 235 (LV_BC_7, PB_D(35) , bidir , X, 260, 0 , Z ),"& " 234 (BC_2 , * , control , 0 ),"& " 233 (LV_BC_7, INT_b(3) , bidir , X, 234, 0 , Z ),"& " 232 (LV_BC_7, PB_BG2_b , bidir , X, 295, 0 , Z ),"& " 231 (LV_BC_7, PB_D(43) , bidir , X, 259, 0 , Z ),"& " 230 (LV_BC_7, PB_D(51) , bidir , X, 225, 0 , Z ),"& " 229 (BC_2 , * , control , 0 ),"& " 228 (LV_BC_7, INT_b(2) , bidir , X, 229, 0 , Z ),"& " 227 (BC_2 , * , control , 0 ),"& " 226 (LV_BC_7, INT_b(1) , bidir , X, 227, 0 , Z ),"& " 225 (BC_2 , * , control , 0 ),"& " 224 (LV_BC_7, PB_D(3) , bidir , X, 246, 0 , Z ),"& " 223 (LV_BC_7, PB_D(11) , bidir , X, 225, 0 , Z ),"& " 222 (BC_2 , * , control , 0 ),"& " 221 (LV_BC_7, PB_CLK , bidir , X, 222, 0 , Z ),"& " 220 (LV_BC_7, PB_D(59) , bidir , X, 225, 0 , Z ),"& " 219 (LV_BC_7, PB_D(4) , bidir , X, 200, 0 , Z ),"& " 218 (BC_2 , * , control , 0 ),"& " 217 (LV_BC_7, PB_D(42) , bidir , X, 225, 0 , Z ),"& " 216 (LV_BC_7, PB_D(19) , bidir , X, 225, 0 , Z ),"& " 215 (LV_BC_7, PB_D(26) , bidir , X, 218, 0 , Z ),"& " 214 (BC_2 , * , control , 0 ),"& " 213 (LV_BC_7, PB_DBB_b , bidir , X, 214, 0 , Z ),"& " 212 (LV_BC_7, PB_D(57) , bidir , X, 218, 0 , Z ),"& " 211 (LV_BC_7, PB_D(50) , bidir , X, 225, 0 , Z ),"& " 210 (LV_BC_7, PB_D(58) , bidir , X, 218, 0 , Z ),"& " 209 (LV_BC_7, PB_D(27) , bidir , X, 225, 0 , Z ),"& " 208 (LV_BC_7, PB_D(34) , bidir , X, 218, 0 , Z ),"& " 207 (BC_2 , * , control , 0 ),"& " 206 (LV_BC_7, INT_b(0) , bidir , X, 207, 0 , Z ),"& " 205 (LV_BC_7, PB_D(18) , bidir , X, 218, 0 , Z ),"& " 204 (LV_BC_7, PB_D(10) , bidir , X, 218, 0 , Z ),"& " 203 (LV_BC_7, PB_D(25) , bidir , X, 202, 0 , Z ),"& " 202 (BC_2 , * , control , 0 ),"& " 201 (LV_BC_7, PB_D(2) , bidir , X, 218, 0 , Z ),"& " 200 (BC_2 , * , control , 0 ),"& " 199 (LV_BC_7, PB_D(1) , bidir , X, 202, 0 , Z ),"& " 198 (BC_2 , * , control , 0 ),"& " 197 (LV_BC_7, PB_ABB_b , bidir , X, 198, 0 , Z ),"& " 196 (LV_BC_7, PB_D(49) , bidir , X, 218, 0 , Z ),"& " 195 (LV_BC_7, PB_FAST , bidir , X, 222, 0 , Z ),"& " 194 (LV_BC_7, PB_RSTCONF_b , bidir , X, 222, 0 , Z ),"& " 193 (LV_BC_7, PB_D(41) , bidir , X, 202, 0 , Z ),"& " 192 (LV_BC_7, PO_RST_b , bidir , X, 222, 0 , Z ),"& " 191 (LV_BC_7, PB_D(17) , bidir , X, 202, 0 , Z ),"& " 190 (LV_BC_7, PB_D(9) , bidir , X, 202, 0 , Z ),"& " 189 (LV_BC_7, PB_D(33) , bidir , X, 202, 0 , Z ),"& " 188 (LV_BC_7, PB_D(56) , bidir , X, 202, 0 , Z ),"& " 187 (LV_BC_7, PB_D(48) , bidir , X, 202, 0 , Z ),"& " 186 (BC_2 , * , control , 0 ),"& " 185 (LV_BC_7, PB_RST_b , bidir , X, 186, 0 , Z ),"& " 184 (LV_BC_7, PB_D(40) , bidir , X, 200, 0 , Z ),"& " 183 (LV_BC_7, PB_D(32) , bidir , X, 200, 0 , Z ),"& " 182 (LV_BC_7, PB_D(16) , bidir , X, 200, 0 , Z ),"& " 181 (LV_BC_7, PB_D(8) , bidir , X, 200, 0 , Z ),"& " 180 (LV_BC_7, PB_D(0) , bidir , X, 200, 0 , Z ),"& " 179 (BC_2 , * , control , 0 ),"& " 178 (LV_BC_7, PB_DP(5) , bidir , X, 179, 0 , Z ),"& " 177 (LV_BC_7, PB_DP(6) , bidir , X, 179, 0 , Z ),"& " 176 (LV_BC_7, PB_DP(2) , bidir , X, 179, 0 , Z ),"& " 175 (LV_BC_7, PB_DP(3) , bidir , X, 179, 0 , Z ),"& " 174 (LV_BC_7, PB_D(63) , bidir , X, 200, 0 , Z ),"& " 173 (LV_BC_7, PB_D(24) , bidir , X, 200, 0 , Z ),"& " 172 (LV_BC_7, PB_DP(0) , bidir , X, 179, 0 , Z ),"& " 171 (LV_BC_7, PB_DP(7) , bidir , X, 179, 0 , Z ),"& " 170 (LV_BC_7, PB_DP(4) , bidir , X, 179, 0 , Z ),"& " 169 (LV_BC_7, PB_DP(1) , bidir , X, 179, 0 , Z ),"& " 168 (BC_2 , * , control , 0 ),"& " 167 (LV_BC_7, PCI_GNT_b(7) , bidir , X, 168, 0 , Z ),"& " 166 (BC_2 , * , control , 0 ),"& " 165 (BC_2 , * , control , 0 ),"& " 164 (LV_BC_7, P1_AD(31) , bidir , X, 165, 0 , Z ),"& " 163 (LV_BC_7, P1_AD(28) , bidir , X, 165, 0 , Z ),"& " 162 (LV_BC_7, PCI_REQ_b(7) , bidir , X, 166, 0 , Z ),"& " 161 (BC_2 , * , control , 0 ),"& " 160 (LV_BC_7, P1_RST_b , bidir , X, 161, 0 , Z ),"& " 159 (LV_BC_7, P1_AD(30) , bidir , X, 165, 0 , Z ),"& " 158 (LV_BC_7, P1_AD(29) , bidir , X, 165, 0 , Z ),"& " 157 (LV_BC_7, P1_AD(27) , bidir , X, 165, 0 , Z ),"& " 156 (LV_BC_7, P1_AD(26) , bidir , X, 165, 0 , Z ),"& " 155 (BC_2 , * , control , 0 ),"& " 154 (LV_BC_7, P1_CBE(3) , bidir , X, 155, 0 , Z ),"& " 153 (LV_BC_7, P1_AD(24) , bidir , X, 165, 0 , Z ),"& " 152 (LV_BC_7, P1_AD(25) , bidir , X, 165, 0 , Z ),"& " 151 (BC_2 , * , control , 0 ),"& " 150 (LV_BC_7, P1_AD(23) , bidir , X, 151, 0 , Z ),"& " 149 (LV_BC_7, P1_AD(20) , bidir , X, 151, 0 , Z ),"& " 148 (LV_BC_7, P1_AD(21) , bidir , X, 151, 0 , Z ),"& " 147 (LV_BC_7, P1_AD(16) , bidir , X, 151, 0 , Z ),"& " 146 (LV_BC_7, P1_AD(17) , bidir , X, 151, 0 , Z ),"& " 145 (LV_BC_7, P1_AD(18) , bidir , X, 151, 0 , Z ),"& " 144 (BC_2 , * , control , 0 ),"& " 143 (LV_BC_7, P1_IRDY_b , bidir , X, 144, 0 , Z ),"& " 142 (BC_2 , * , control , 0 ),"& " 141 (LV_BC_7, P1_FRAME_b , bidir , X, 142, 0 , Z ),"& " 140 (BC_2 , * , control , 0 ),"& " 139 (LV_BC_7, P1_PERR_b , bidir , X, 140, 0 , Z ),"& " 138 (BC_2 , * , control , 0 ),"& " 137 (LV_BC_7, P1_STOP_b , bidir , X, 138, 0 , Z ),"& " 136 (BC_2 , * , control , 0 ),"& " 135 (LV_BC_7, P1_AD(14) , bidir , X, 136, 0 , Z ),"& " 134 (LV_BC_7, P1_AD(22) , bidir , X, 151, 0 , Z ),"& " 133 (LV_BC_7, P1_AD(15) , bidir , X, 136, 0 , Z ),"& " 132 (BC_2 , * , control , 0 ),"& " 131 (LV_BC_7, P1_DEVSEL_b , bidir , X, 132, 0 , Z ),"& " 130 (LV_BC_7, P1_AD(19) , bidir , X, 151, 0 , Z ),"& " 129 (LV_BC_7, P1_AD(13) , bidir , X, 136, 0 , Z ),"& " 128 (BC_2 , * , control , 0 ),"& " 127 (LV_BC_7, PCI_GNT_b(6) , bidir , X, 128, 0 , Z ),"& " 126 (LV_BC_7, P1_CBE(2) , bidir , X, 155, 0 , Z ),"& " 125 (LV_BC_7, P1_CBE(1) , bidir , X, 155, 0 , Z ),"& " 124 (LV_BC_7, P1_AD(10) , bidir , X, 136, 0 , Z ),"& " 123 (BC_2 , * , control , 0 ),"& " 122 (LV_BC_7, P1_TRDY_b , bidir , X, 123, 0 , Z ),"& " 121 (LV_BC_7, P1_AD(11) , bidir , X, 136, 0 , Z ),"& " 120 (BC_2 , * , control , 0 ),"& " 119 (LV_BC_7, P1_INTA_b , bidir , X, 120, 0 , Z ),"& " 118 (BC_2 , * , control , 0 ),"& " 117 (LV_BC_7, P1_PAR , bidir , X, 118, 0 , Z ),"& " 116 (BC_2 , * , control , 0 ),"& " 115 (LV_BC_7, P1_GNT_b(4) , bidir , X, 116, 0 , Z ),"& " 114 (BC_2 , * , control , 0 ),"& " 113 (LV_BC_7, P1_AD(7) , bidir , X, 136, 0 , Z ),"& " 112 (LV_BC_7, P1_AD(12) , bidir , X, 114, 0 , Z ),"& " 111 (LV_BC_7, P1_CBE(0) , bidir , X, 155, 0 , Z ),"& " 110 (LV_BC_7, P1_AD(5) , bidir , X, 136, 0 , Z ),"& " 109 (BC_2 , * , control , 0 ),"& " 108 (LV_BC_7, PCI_GNT_b(5) , bidir , X, 109, 0 , Z ),"& " 107 (LV_BC_7, P1_AD(3) , bidir , X, 114, 0 , Z ),"& " 106 (LV_BC_7, P1_AD(8) , bidir , X, 114, 0 , Z ),"& " 105 (LV_BC_7, P1_AD(9) , bidir , X, 114, 0 , Z ),"& " 104 (LV_BC_7, P1_AD(1) , bidir , X, 114, 0 , Z ),"& " 103 (LV_BC_7, P1_AD(4) , bidir , X, 114, 0 , Z ),"& " 102 (LV_BC_7, P1_AD(6) , bidir , X, 114, 0 , Z ),"& " 101 (LV_BC_7, PCI_REQ_b(6) , bidir , X, 166, 0 , Z ),"& " 100 (LV_BC_7, P1_AD(2) , bidir , X, 136, 0 , Z ),"& " 99 (LV_BC_7, P1_AD(0) , bidir , X, 114, 0 , Z ),"& " 98 (LV_BC_7, P1_REQ_b(2) , bidir , X, 166, 0 , Z ),"& " 97 (BC_2 , * , control , 0 ),"& " 96 (LV_BC_7, PCI_REQ_b(5) , bidir , X, 97 , 0 , Z ),"& " 95 (LV_BC_7, P1_64EN_b , bidir , X, 97 , 0 , Z ),"& " 94 (LV_BC_7, P1_CLK , bidir , X, 97 , 0 , Z ),"& " 93 (BC_2 , * , control , 0 ),"& " 92 (LV_BC_7, P1_GNT_b(1) , bidir , X, 93 , 0 , Z ),"& " 91 (BC_2 , * , control , 0 ),"& " 90 (LV_BC_7, P1_GNT_b(3) , bidir , X, 91 , 0 , Z ),"& " 89 (BC_2 , * , control , 0 ),"& " 88 (LV_BC_7, P1_ACK64_b , bidir , X, 89 , 0 , Z ),"& " 87 (BC_2 , * , control , 0 ),"& " 86 (LV_BC_7, P1_REQ64_b , bidir , X, 87 , 0 , Z ),"& " 85 (BC_2 , * , control , 0 ),"& " 84 (LV_BC_7, P1_REQ_b(1) , bidir , X, 85 , 0 , Z ),"& " 83 (LV_BC_7, P1_GNT_b(2) , bidir , X, 91 , 0 , Z ),"& " 82 (BC_2 , * , control , 0 ),"& " 81 (LV_BC_7, P1_CBE(7) , bidir , X, 82 , 0 , Z ),"& " 80 (LV_BC_7, P1_CBE(5) , bidir , X, 82 , 0 , Z ),"& " 79 (BC_2 , * , control , 0 ),"& " 78 (LV_BC_7, ENUM_b , bidir , X, 79 , 0 , Z ),"& " 77 (LV_BC_7, P1_CBE(4) , bidir , X, 82 , 0 , Z ),"& " 76 (BC_2 , * , control , 0 ),"& " 75 (LV_BC_7, P1_AD(61) , bidir , X, 76 , 0 , Z ),"& " 74 (BC_2 , * , control , 0 ),"& " 73 (LV_BC_7, P1_PAR64 , bidir , X, 74 , 0 , Z ),"& " 72 (LV_BC_7, P1_CBE(6) , bidir , X, 82 , 0 , Z ),"& " 71 (LV_BC_7, P1_AD(63) , bidir , X, 63 , 0 , Z ),"& " 70 (LV_BC_7, P1_AD(60) , bidir , X, 63 , 0 , Z ),"& " 69 (LV_BC_7, P1_AD(58) , bidir , X, 63 , 0 , Z ),"& " 68 (LV_BC_7, P1_AD(62) , bidir , X, 76 , 0 , Z ),"& " 67 (LV_BC_7, P1_IDSEL , bidir , X, 97 , 0 , Z ),"& " 66 (LV_BC_7, P1_REQ_b(3) , bidir , X, 97 , 0 , Z ),"& " 65 (LV_BC_7, P1_AD(59) , bidir , X, 76 , 0 , Z ),"& " 64 (LV_BC_7, P1_REQ_b(4) , bidir , X, 97 , 0 , Z ),"& " 63 (BC_2 , * , control , 0 ),"& " 62 (LV_BC_7, P1_AD(52) , bidir , X, 63 , 0 , Z ),"& " 61 (LV_BC_7, P1_AD(57) , bidir , X, 63 , 0 , Z ),"& " 60 (LV_BC_7, P1_AD(56) , bidir , X, 63 , 0 , Z ),"& " 59 (LV_BC_7, P1_M66EN , bidir , X, 97 , 0 , Z ),"& " 58 (LV_BC_7, P1_AD(55) , bidir , X, 76 , 0 , Z ),"& " 57 (LV_BC_7, P1_AD(54) , bidir , X, 56 , 0 , Z ),"& " 56 (BC_2 , * , control , 0 ),"& " 55 (LV_BC_7, P1_AD(47) , bidir , X, 56 , 0 , Z ),"& " 54 (LV_BC_7, P1_AD(51) , bidir , X, 63 , 0 , Z ),"& " 53 (LV_BC_7, P1_AD(50) , bidir , X, 63 , 0 , Z ),"& " 52 (LV_BC_7, P1_AD(53) , bidir , X, 56 , 0 , Z ),"& " 51 (LV_BC_7, P1_AD(49) , bidir , X, 56 , 0 , Z ),"& " 50 (LV_BC_7, P1_AD(48) , bidir , X, 56 , 0 , Z ),"& " 49 (BC_2 , * , control , 0 ),"& " 48 (LV_BC_7, P1_SERR_b , bidir , X, 49 , 0 , Z ),"& " 47 (LV_BC_7, P1_AD(46) , bidir , X, 76 , 0 , Z ),"& " 46 (LV_BC_7, P1_AD(45) , bidir , X, 56 , 0 , Z ),"& " 45 (LV_BC_7, P1_AD(41) , bidir , X, 56 , 0 , Z ),"& " 44 (LV_BC_7, P1_AD(42) , bidir , X, 76 , 0 , Z ),"& " 43 (LV_BC_7, P1_AD(43) , bidir , X, 42 , 0 , Z ),"& " 42 (BC_2 , * , control , 0 ),"& " 41 (LV_BC_7, P1_AD(38) , bidir , X, 76 , 0 , Z ),"& " 40 (LV_BC_7, P1_AD(39) , bidir , X, 42 , 0 , Z ),"& " 39 (LV_BC_7, P1_AD(34) , bidir , X, 42 , 0 , Z ),"& " 38 (LV_BC_7, P1_AD(35) , bidir , X, 42 , 0 , Z ),"& " 37 (LV_BC_7, P1_AD(36) , bidir , X, 76 , 0 , Z ),"& " 36 (LV_BC_7, P1_AD(32) , bidir , X, 42 , 0 , Z ),"& " 35 (BC_2 , * , control , 0 ),"& " 34 (LV_BC_7, PB_A(31) , bidir , X, 35 , 0 , Z ),"& " 33 (LV_BC_7, P1_AD(33) , bidir , X, 42 , 0 , Z ),"& " 32 (LV_BC_7, PB_A(28) , bidir , X, 35 , 0 , Z ),"& " 31 (BC_2 , * , control , 0 ),"& " 30 (LV_BC_7, PB_CI_b , bidir , X, 31 , 0 , Z ),"& " 29 (LV_BC_7, PB_A(27) , bidir , X, 35 , 0 , Z ),"& " 28 (LV_BC_7, P1_AD(44) , bidir , X, 56 , 0 , Z ),"& " 27 (BC_2 , * , control , 0 ),"& " 26 (LV_BC_7, PB_DBG1_b , bidir , X, 27 , 0 , Z ),"& " 25 (LV_BC_7, PB_A(24) , bidir , X, 13 , 0 , Z ),"& " 24 (LV_BC_7, P1_AD(40) , bidir , X, 42 , 0 , Z ),"& " 23 (LV_BC_7, PB_A(21) , bidir , X, 35 , 0 , Z ),"& " 22 (LV_BC_7, PB_A(26) , bidir , X, 35 , 0 , Z ),"& " 21 (LV_BC_7, P1_AD(37) , bidir , X, 42 , 0 , Z ),"& " 20 (LV_BC_7, PB_A(29) , bidir , X, 35 , 0 , Z ),"& " 19 (LV_BC_7, PB_A(22) , bidir , X, 13 , 0 , Z ),"& " 18 (LV_BC_7, PB_A(25) , bidir , X, 35 , 0 , Z ),"& " 17 (LV_BC_7, P1_RST_DIR , bidir , X, 97 , 0 , Z ),"& " 16 (LV_BC_7, PB_A(18) , bidir , X, 13 , 0 , Z ),"& " 15 (BC_2 , * , control , 0 ),"& " 14 (LV_BC_7, PB_GBL_b , bidir , X, 15 , 0 , Z ),"& " 13 (BC_2 , * , control , 0 ),"& " 12 (LV_BC_7, PB_A(16) , bidir , X, 13 , 0 , Z ),"& " 11 (BC_2 , * , control , 0 ),"& " 10 (LV_BC_7, PB_BR1_b , bidir , X, 11 , 0 , Z ),"& " 9 (LV_BC_7, PB_A(30) , bidir , X, 35 , 0 , Z ),"& " 8 (LV_BC_7, PB_DBG2_b , bidir , X, 27 , 0 , Z ),"& " 7 (LV_BC_7, PB_A(23) , bidir , X, 13 , 0 , Z ),"& " 6 (LV_BC_7, PB_A(14) , bidir , X, 334, 0 , Z ),"& " 5 (LV_BC_7, PB_A(15) , bidir , X, 13 , 0 , Z ),"& " 4 (LV_BC_7, PB_A(19) , bidir , X, 13 , 0 , Z ),"& " 3 (LV_BC_7, PB_A(17) , bidir , X, 334, 0 , Z ),"& " 2 (LV_BC_7, PB_A(20) , bidir , X, 13 , 0 , Z ),"& " 1 (LV_BC_7, PB_A(12) , bidir , X, 334, 0 , Z ),"& " 0 (LV_BC_7, PB_A(13) , bidir , X, 334, 0 , Z ) "; end pspan; -- package LVS_BSCAN_CELLS is -- use STD_1149_1_1994.all; -- constant LV_BC_7: CELL_INFO; -- -- end LVS_BSCAN_CELLS; -- package body LVS_BSCAN_CELLS is -- use STD_1149_1_1994.all; -- constant LV_BC_7: CELL_INFO := -- ((BIDIR_IN, EXTEST, PI), (BIDIR_OUT, EXTEST, PO), -- (BIDIR_IN, SAMPLE, PI), (BIDIR_OUT, SAMPLE, PI), -- (BIDIR_IN, INTEST, X), (BIDIR_OUT, INTEST, PI)); -- -- end LVS_BSCAN_CELLS;