BSDL Files Library for JTAG

The only free public library that contains thousands of BSDL (Boundary Scan Description Language) models to use with BScan/JTAG tools

BSDL model: CY7C1381FV25_119

--*******************************************************************************************************
--**  Copyright (c) 2007 Cypress Semiconductor
--**  All rights reserved.
--**				    
--**  File Name:     	1381FV25_x36_119.bsdl
--**  Release:	 	1.0
--**  Last Updated:  March 14, 2007
--**  Part #:	  	CY7C1381FV25
--**  Package:		119-BGA
--**  Function:		512K x 36 Synchronous Flow-Through SRAM, BSDL file for JTAG
--**
--**  Notes:    		IMPORTANT NOTE: Please be aware that the CY7C1381FV25 device is IEEE 
--**				1149.1 compliant. (Refer to datasheet for more.)
--**
--** Written by : Cypress MPD Applications
--** Queries ? :contact Cypress MPD Applications
--**				Reference CY7C1381FV25 datasheet at http://www.cypress.com
--**
--*******************************************************************************************************

entity CY7C1381FV25_119 is
      generic (PHYSICAL_PIN_MAP : string := "BGA");
      port  (
      A:         in    bit_vector(0 to 18);
      ADSC_b:    in    bit;
      ADSP_b:    in    bit;
      ADV_b:    in    bit;
      BW_A_b:    in    bit;
      BW_B_b:     in    bit;
      BW_C_b:     in    bit;
      BW_D_b:     in    bit;
      BWE_b:    in    bit;
      CE1_b:        in    bit;
      CLK:         in    bit;
      DP_A:       in    bit;
      DP_B:       in    bit;
      DP_C:       in    bit;
      DP_D:    in    bit;
      DQ_A:   inout    bit_vector(0 to 7);
      DQ_B:  inout    bit_vector(0 to 7);
      DQ_C: inout    bit_vector(0 to 7);
      DQ_D:  inout    bit_vector(0 to 7);
      GW_b:        in    bit;
      OE_b:        in    bit;
      MODE:        in    bit;
      TMS:         in    bit;
      TDI:         in    bit;
      TCK:         in    bit;
      TDO:         out   bit;
      ZZ:         in    bit;
      VDD:  linkage bit_vector(0 to 4);
      VDDQ: linkage bit_vector(0 to 9);
      VSS: linkage bit_vector(0 to 15);
      NC:  linkage bit_vector(0 to 14)
             );

      use STD_1149_1_1994.all;

      attribute COMPONENT_CONFORMANCE of CY7C1381FV25_119 : entity is
      "STD_1149_1_1993";

      attribute PIN_MAP of CY7C1381FV25_119 : entity is PHYSICAL_PIN_MAP;

      constant  BGA:PIN_MAP_STRING:=
    "A:(P4,N4,T4,T5,R6,C6,A6,C5,B5,B6,A5,C3,B2,B3,A3, " &
    " C2,A2,R2,T3), " &-- Address
    "ADSC_b:    B4, " &
    "ADSP_b:    A4, " &
    "ADV_b:    G4, " &
    "BW_A_b:    L5, " &
    "BW_B_b:    G5," &                         
    "BW_C_b:    G3, " &
    "BW_D_b:    L3, " &-- Byte Write
    "BWE_b:    M4, " &
    "CE1_b:    E4, " &
    "CLK:       K4, " &-- Clock
    "DP_A:      P6, " &
    "DP_B:      D6, " &
    "DP_C:      D2, " &
    "DP_D:      P2, " &
    "DQ_A:(N7,M6,L7,K6,P7,N6,L6,K7), " &
    "DQ_B:(H6,G7,F6,E7,D7,H7,G6,E6), " &
    "DQ_C:(E1,F2,G1,H2,D1,E2,G2,H1), " &
    "DQ_D:(K2,L1,M2,N1,P1,K1,L2,N2), " &
    "GW_b:    H4, " &
    "OE_b:    F4, " &
    "MODE:    R3, " &
    "TMS:        U2, " &
    "TDI:        U3, " &
    "TCK:        U4, " &
    "TDO:        U5, " &
    "VDD:(C4,J2,J4,J6,R4), " &
    "VDDQ:(A1,A7,F1,F7,J1,J7,M1,M7,U1,U7), " &
    "VSS:(D3,D5,E3,E5,F3,F5,H3,H5,K3,K5, " &
    " M3,M5,N3,N5,P3,P5), " &
    "ZZ:T7, " &
    "NC:(B1,B7,C1,C7,D4,J3,J5,L4,R1,R5,R7,T1,T2,T6,U6) ";

      attribute TAP_SCAN_IN    of TDI : signal is true;
      attribute TAP_SCAN_OUT   of TDO : signal is true;
      attribute TAP_SCAN_MODE  of TMS : signal is true;
      attribute TAP_SCAN_CLOCK of TCK : signal is (50.0e6, BOTH);

      attribute INSTRUCTION_LENGTH of CY7C1381FV25_119 : entity is 3;

      attribute INSTRUCTION_OPCODE of CY7C1381FV25_119 : entity is
       "EXTEST      (000)," &
       "IDCODE      (001)," &
       "SAMPLE      (010)," &-- Sample-Z
       "SAMPLD      (100)," &-- Sample/Preload
       "BYPASS      (111) ";

      attribute INSTRUCTION_CAPTURE of CY7C1381FV25_119: entity is "001";

      attribute IDCODE_REGISTER of CY7C1381FV25_119 : entity is
           "000"& -- Reserved for version number
           "01011"& -- Defines the voltage of the part
        "101001" & -- Defines the architecture of the part
        "100101"& -- Defines the width and density of the part
           "00000110100"& -- Manufacturer identity
           "1";-- ID register Presence indicator


      attribute REGISTER_ACCESS of CY7C1381FV25_119 : entity is
       "BOUNDARY    (EXTEST,SAMPLE,SAMPLD)," &
       "BYPASS      (BYPASS)";

      attribute BOUNDARY_LENGTH of CY7C1381FV25_119 : entity is 85;

      attribute BOUNDARY_REGISTER of CY7C1381FV25_119 : entity is
        "0     (BC_4, GW_b,        input,    X)," &
        "1     (BC_4, A(2),     input,      X)," &
        "2     (BC_4, A(3),     input,      X)," &
        "3     (BC_4, *,        internal,    X)," &
        "4     (BC_4, *,        internal, X)," &
        "5     (BC_4, BW_A_b,   input,       X)," &
        "6     (BC_4, A(4),     input,       X)," &
        "7     (BC_4, *,        internal, X)," &
        "8     (BC_4, *,        internal,    X)," &
        "9     (BC_4, ZZ,       input,       X)," &
        "10    (BC_4, DP_A,     input,       X)," &
        "11    (BC_7, DQ_A(0),  bidir,    X, 84, 0, Z), " &
        "12    (BC_7, DQ_A(1),  bidir,    X, 84, 0, Z), " &
        "13    (BC_7, DQ_A(2),  bidir,    X, 84, 0, Z), " &
        "14    (BC_7, DQ_A(3),  bidir,    X, 84, 0, Z), " &
        "15    (BC_7, DQ_A(4),  bidir,    X, 84, 0, Z), " &
        "16    (BC_7, DQ_A(5),  bidir,    X, 84, 0, Z), " &
        "17    (BC_7, DQ_A(6),  bidir,    X, 84, 0, Z), " &
        "18    (BC_7, DQ_A(7),  bidir,    X, 84, 0, Z), " &
        "19    (BC_4, *,        internal, X)," &
        "20    (BC_7, DQ_B(0),  bidir,    X, 84, 0, Z), " &
        "21    (BC_7, DQ_B(1),  bidir,    X, 84, 0, Z), " &
        "22    (BC_7, DQ_B(2),  bidir,    X, 84, 0, Z), " &
        "23    (BC_7, DQ_B(3),  bidir,    X, 84, 0, Z), " &
        "24    (BC_7, DQ_B(4),  bidir,    X, 84, 0, Z), " &
        "25    (BC_7, DQ_B(5),  bidir,    X, 84, 0, Z), " &
        "26    (BC_7, DQ_B(6),  bidir,    X, 84, 0, Z), " &
        "27    (BC_7, DQ_B(7),  bidir,    X, 84, 0, Z), " &
        "28    (BC_4, DP_B,     input,    X)," &
        "29    (BC_4, *,        internal, X)," &
        "30    (BC_4, *,        internal, X)," &
        "31    (BC_4, A(5),     input,    X)," &
        "32    (BC_4, A(6),     input,    X)," &
        "33    (BC_4, A(7),     input,    X)," &
        "34    (BC_4, A(8),     input,    X)," &
        "35    (BC_4, BW_B_b,   input,    X)," &
        "36    (BC_4, A(9),     input,    X)," &
        "37    (BC_4, *,        internal,    X)," &
        "38    (BC_4, ADSC_b,   input,    X)," &
        "39    (BC_4, OE_b,     input,    X)," &
        "40    (BC_4, BWE_b,    input,    X)," &
        "41    (BC_4, A(10),    input,    X)," &
        "42    (BC_4, CLK,      input,    X)," &
        "43    (BC_4, CE1_b,     input,    X)," &
        "44    (BC_4, ADV_b,     input,    X)," &
        "45    (BC_4, ADSP_b,    input,    X)," &
        "46    (BC_4, BW_C_b,    input,    X)," &
        "47    (BC_4, A(11),     input,    X)," &
        "48    (BC_4, A(12),     input,    X)," &
        "49    (BC_4, A(13),     input,    X)," &
        "50    (BC_4, A(14),     input,    X)," &
        "51    (BC_4, A(15),     input,    X)," &
        "52    (BC_4, A(16),    input,    X)," &
        "53    (BC_4, *,        internal, X)," &
        "54    (BC_4, *,        internal, X)," &
        "55    (BC_4, DP_C,     input,    X)," &
        "56    (BC_7, DQ_C(0),  bidir,    X, 84, 0, Z), " &
        "57    (BC_7, DQ_C(1),  bidir,    X, 84, 0, Z), " &
        "58    (BC_7, DQ_C(2),  bidir,    X, 84, 0, Z), " &
        "59    (BC_7, DQ_C(3),  bidir,    X, 84, 0, Z), " &
        "60    (BC_7, DQ_C(4),  bidir,    X, 84, 0, Z), " &
        "61    (BC_7, DQ_C(5),  bidir,    X, 84, 0, Z), " &
        "62    (BC_7, DQ_C(6),  bidir,    X, 84, 0, Z), " &
        "63    (BC_7, DQ_C(7),  bidir,    X, 84, 0, Z), " &
        "64    (BC_4, *,        internal, X)," &
        "65    (BC_7, DQ_D(0),  bidir,    X, 84, 0, Z), " &
        "66    (BC_7, DQ_D(1),  bidir,    X, 84, 0, Z), " &
        "67    (BC_7, DQ_D(2),  bidir,    X, 84, 0, Z), " &
        "68    (BC_7, DQ_D(3),  bidir,    X, 84, 0, Z), " &
        "69    (BC_7, DQ_D(4),  bidir,    X, 84, 0, Z), " &    
        "70    (BC_7, DQ_D(5),  bidir,    X, 84, 0, Z), " &    
        "71    (BC_7, DQ_D(6),  bidir,    X, 84, 0, Z), " &
        "72    (BC_7, DQ_D(7),  bidir,    X, 84, 0, Z), " &
        "73    (BC_4, DP_D,     input,    X)," &
        "74    (BC_4, MODE,     input,    X)," &
        "75    (BC_4, *,        internal, X)," &
        "76    (BC_4, *,        internal, X)," &
        "77    (BC_4, *,        internal, X)," &
        "78    (BC_4, BW_D_b,    input,    X)," &
        "79    (BC_4, A(17),    input,    X)," &
        "80    (BC_4, A(18),    input,    X)," &
        "81    (BC_4, *,        internal, X)," &
        "82    (BC_4, A(1),     input,    X)," &
        "83    (BC_4, A(0),     input,    X)," &
        "84    (BC_2, *,	  controlr,	0) " ;

end CY7C1381FV25_119;